# Title: THE UNIVERSAL SHIFT REGISTER

### **Materials:**

[2] 74194 4-bit bi-directional universal shift register ICs

[1] clock (single pulse)

## **Procedure**:

- 1. Using the diagram done in class (or page 193 of your textbook and a pinout diagram for a 74194), <u>fill in Chart 1</u>. Wire the 74194 as a 4-bit, **serial load, shift-right** register using the pin data from Chart 1.
- 2. Operate the switches according to Table 18-3 and fill in the "Shift right register" output column. **Get Instructor's Signature.**
- 3. Using the diagram done in class (or page 193 of your textbook and a pinout diagram for a 74194), <u>fill in Chart 2</u>. Wire the 74194 as a 4-bit, **serial load, shift-left** register using the pin data from Chart 2.
- 4. Operate the switches according to Table 18-3 and fill in the "Shift left register" output column. **Get Instructor's Signature.**
- 5. Using the diagram done in class (or page 194 of your textbook and a pinout diagram for a 74194), <u>fill in Chart 3</u>. Wire the 74194 as a 4-bit, **parallel load, shift-right/left** register using the pin data from Chart 3.
- 6. Operate the switches according to Table 18-4 and fill in the output columns. **Get Instructor's Signature.**
- 7. Possible Bonus (ask your instructor): On page 194 of your textbook there is a diagram of an 8-bit parallel load shift-right register. Wire it and explain to your instructor how it works.

# Questions: (answer on a separate piece of paper – "Draw" means you must use a template):

- 1. The CLR input on the 74914 IC is enabled by a logical \_\_\_\_\_\_(0, 1).
- 2. The data inputs (shift right, shift left, parallel) on the 74194 IC are all \_\_\_\_\_\_ (asynchronous, synchronous) inputs.
- 3. List the four modes of operation for the 74194 IC and the input conditions of  $S_0$  and  $S_1$  to produce these modes.
- 4. Refer to lines 12 and 13 in the Shift Right columns of Table 18-3. Why did the register not go to 0111 in line 13 as the register shifted right?
- 5. Refer to Table 18-3. Explain how you would enter 0110 in a serial shift register (74194).
- 6. Refer to Table 18-4. Explain how you would enter 0110 in a parallel load shift register (74194).
- 7. Explain how you would enter 00110110 in an 8-bit parallel load shift register (2 74194 ICs).
- 8. Refer to Table 18-4, line 1. Why do all inputs except the CLR input show an X (irrelevant)?
- 9. Refer to Table 18-4, lines 27 and 28. The Mode control would be in what position in these lines?
- 10. Refer to Table 18-4. Why is there no shift from line 15 to 16 even if there is a clock pulse?

#### Chart 1 4-Bit, Serial Load, Shift-Right Register A switch for the serial input (shift right) goes to pin \_\_\_\_ A clock for the CLK input goes to pin \_\_\_\_ A switch for the CLR input goes to pin \_\_\_\_ A switch for the mode control $S_0$ goes to pin \_\_\_\_ and should be set to a $\underline{\hspace{1cm}}$ (0, 1). A switch for the mode control $S_1$ goes to pin \_\_\_\_ and should be set to a $\underline{\hspace{1cm}}$ (0, 1). +5V should go to pin \_\_\_\_ GND should go to pin \_\_\_\_ The 4 LEDs $(Q_A, Q_B, Q_C, Q_D)$ should come from pin \_\_\_ and pin \_\_\_ and pin \_\_\_\_ and pin \_\_\_\_

| Chart 2 4-Bit, Serial Load, Shift-Left Regis                                                                                                                                                           | ster                                        |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|
| A switch for the serial input (shift left) goes to A clock for the CLK input goes to A switch for the CLR input goes to A switch for the mode control S <sub>0</sub> goes to should be set to a(0, 1). | pin<br>pin<br>pin<br>pin and                |
| A switch for the mode control S <sub>1</sub> goes to should be set to a(0, 1). +5V should go to                                                                                                        | pin and pin                                 |
| GND should go to The 4 LEDs (Q <sub>A</sub> , Q <sub>B</sub> , Q <sub>C</sub> , Q <sub>D</sub> ) should come from                                                                                      | pin<br>pin and<br>pin and<br>pin and<br>pin |

|                                                                                                                                                                        | Chart 3                                                       |                    |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|--------------------|--|--|
| 4-Bit, Parallel Lo                                                                                                                                                     | ad, Shift-Right/Left F                                        | Register           |  |  |
| A switches for the parallel in A switch for the serial input A switch for the serial input A clock for the CLK input g A switch for the CLR input                      | pin and pin and pin and pin pin pin pin pin pin pin pin       |                    |  |  |
| A switch for the mode contr<br>A switch for the mode contr<br>+5V should go to<br>GND should go to<br>The 4 LEDs (Q <sub>A</sub> , Q <sub>B</sub> , Q <sub>C</sub> , Q | pin<br>pin<br>pin<br>pin and<br>pin and<br>pin and<br>pin and |                    |  |  |
| The 3 modes that will be use                                                                                                                                           | ed for this part are:                                         |                    |  |  |
| Parallel Load, Shift Right, Shift Left,                                                                                                                                | which has $S_0=$ an which has $S_0=$ an which has $S_0=$ an   | d S <sub>1</sub> = |  |  |

|      | Iı    | nputs  |        | Outputs                |   |   |   |          |   |   |   |  |
|------|-------|--------|--------|------------------------|---|---|---|----------|---|---|---|--|
|      |       | Data   | Clock  | Shift Right Shift Left |   |   |   |          |   |   |   |  |
| Line | Clear | serial | pulse  | register               |   |   |   | register |   |   |   |  |
|      |       | input  | number | Α                      | В | C | D | Α        | В | С | D |  |
| 1    | 0     | 1      | 0      | 0                      | 0 | 0 | 0 | 0        | 0 | 0 | 0 |  |
| 2    | 1     | 1      | 0      |                        |   |   |   |          |   |   |   |  |
| 3    | 1     | 1      | 1      |                        |   |   |   |          |   |   |   |  |
| 4    | 1     | 0      | 2      |                        |   |   |   |          |   |   |   |  |
| 5    | 1     | 0      | 3      |                        |   |   |   |          |   |   |   |  |
| 6    | 1     | 0      | 4      |                        |   |   |   |          |   |   |   |  |
| 7    | 1     | 0      | 5      |                        |   |   |   |          |   |   |   |  |
| 8    | 1     | 1      |        |                        |   |   |   |          |   |   |   |  |
| 9    | 1     | 1      | 6      |                        |   |   |   |          |   |   |   |  |
| 10   | 1     | 1      | 7      |                        |   |   |   |          |   |   |   |  |
| 11   | 1     | 1      | 8      |                        |   |   |   |          |   |   |   |  |
| 12   | 1     | 1      | 9      |                        |   |   |   |          |   |   |   |  |
| 13   | 1     | 1      | 10     |                        |   |   |   |          |   |   |   |  |
| 14   | 1     | 0      | 11     |                        |   |   |   |          |   |   |   |  |
| 15   | 1     | 0      | 12     |                        |   |   |   |          |   |   |   |  |
| 16   | 1     | 0      | 13     |                        |   |   |   |          |   |   |   |  |
| 17   | 1     | 0      | 14     |                        |   |   |   |          |   |   |   |  |
| 18   | 1     | 1      |        |                        |   |   |   |          |   |   |   |  |
| 19   | 1     | 1      | 15     |                        |   |   |   |          |   |   |   |  |
| 20   | 1     | 1      | 16     |                        |   |   |   |          |   |   |   |  |
| 21   | 1     | 0      | 17     |                        |   |   |   |          |   |   |   |  |
| 22   | 1     | 0      | 18     |                        |   |   |   |          |   |   |   |  |
| 23   | 1     | 0      | 19     |                        |   |   |   |          |   |   |   |  |
| 24   | 1     | 0      | 20     |                        |   |   |   |          |   |   |   |  |

**Table 18-3 Serial Shift Registers** 

| Inputs                                                                                                    |   |       |            |        |                 |    |                |   |        | Т     | Outputs |                |   |   |  |
|-----------------------------------------------------------------------------------------------------------|---|-------|------------|--------|-----------------|----|----------------|---|--------|-------|---------|----------------|---|---|--|
| Mode Shift Shift Data                                                                                     |   |       |            |        |                 |    |                |   |        | ╂     | 4-bit   |                |   |   |  |
| $\begin{array}{c c} & \text{Mode} \\ \hline & \text{Control} \\ \hline & S_0 & S_1 \\ \hline \end{array}$ |   | π     | left       | right  | Parallel inputs |    |                |   | clock  |       |         |                |   |   |  |
|                                                                                                           |   | 11101 | Clear<br>, | serial | al serial 🔒     | га | raranei inputs |   |        | pulse | - 5     | shift register |   |   |  |
|                                                                                                           |   | $S_1$ |            | input  |                 | В  | C              | D | number | Α     | В       | C              | D |   |  |
| 1                                                                                                         | X | X     | 0          | X      | X               | X  | X              | X | X      | 0     | 0       | 0              | 0 | 0 |  |
| 2                                                                                                         | 1 | 1     | 1          | X      | X               | 0  | 1              | 0 | 0      | 0     | Ť       |                |   |   |  |
| 3                                                                                                         | 1 | 1     | 1          | X      | X               | 0  | 1              | 0 | 0      | 1     | t       |                |   |   |  |
| 4                                                                                                         | 1 | 0     | 1          | X      | 0               | X  | X              | X | X      | 2     | T       |                |   |   |  |
| 5                                                                                                         | 1 | 0     | 1          | X      | 0               | X  | X              | X | X      | 3     |         |                |   |   |  |
| 6                                                                                                         | 1 | 0     | 1          | X      | 0               | X  | X              | X | X      | 4     | 1       |                |   |   |  |
| 7                                                                                                         | 1 | 1     | 1          | X      | X               | 0  | 1              | 1 | 0      |       |         |                |   |   |  |
| 8                                                                                                         | 1 | 0     | 1          | X      | 0               | 0  | 1              | 1 | 0      | 5     |         |                |   |   |  |
| 9                                                                                                         | 1 | 0     | 1          | X      | 1               | X  | X              | X | X      | 6     |         |                |   |   |  |
| 10                                                                                                        | 1 | 0     | 1          | X      | 1               | X  | X              | X | X      | 7     |         |                |   |   |  |
| 11                                                                                                        | 1 | 0     | 1          | X      | 1               | X  | X              | X | X      | 8     |         |                |   |   |  |
| 12                                                                                                        | 1 | 0     | 1          | X      | 1               | X  | X              | X | X      | 9     |         |                |   |   |  |
| 13                                                                                                        | X | X     | 0          | X      | X               | X  | X              | X | X      |       |         |                |   |   |  |
| 14                                                                                                        | 1 | 1     | 1          | X      | X               | 1  | 0              | 1 | 0      |       |         |                |   |   |  |
| 15                                                                                                        | 1 | 1     | 1          | X      | X               | 1  | 0              | 1 | 0      | 10    |         |                |   |   |  |
| 16                                                                                                        | 1 | 1     | 1          | X      | 0               | 1  | 0              | 1 | 0      | 11    |         |                |   |   |  |
| 17                                                                                                        | 1 | 0     | 1          | X      | 0               | X  | X              | X | X      | 12    |         |                |   |   |  |
| 18                                                                                                        | 1 | 0     | 1          | X      | 0               | X  | X              | X | X      | 13    |         |                |   |   |  |
| 19                                                                                                        | 1 | 0     | 1          | X      | 0               | X  | X              | X | X      | 14    |         |                |   |   |  |
| 20                                                                                                        | 1 | 0     | 1          | X      | 0               | X  | X              | X | X      | 15    |         |                |   |   |  |
| 21                                                                                                        | 1 | 1     | 1          | X      | X               | 0  | 0              | 0 | 1      | 16    |         |                |   |   |  |
| 22                                                                                                        | 0 | 1     | 1          | 0      | X               | X  | X              | X | X      | 17    |         |                |   |   |  |
| 23                                                                                                        | 0 | 1     | 1          | 0      | X               | X  | X              | X | X      | 18    |         |                |   |   |  |
| 24                                                                                                        | 0 | 1     | 1          | 0      | X               | X  | X              | X | X      | 19    |         |                |   |   |  |
| 25                                                                                                        | 0 | 1     | 1          | 0      | X               | X  | X              | X | X      | 20    |         |                |   |   |  |
| 26                                                                                                        | 1 | 1     | 1          | X      | X               | 0  | 1              | 1 | 0      | 21    |         |                |   |   |  |
| 27                                                                                                        | 0 | 0     | 1          | 0      | 0               | X  | X              | X | X      | 22    |         |                |   |   |  |
| 28                                                                                                        | 0 | 0     | 1          | 0      | 0               | X  | X              | X | X      | 23    |         |                |   |   |  |
| 29                                                                                                        | 0 | 1     | 1          | 0      | 0               | X  | X              | X | X      | 24    |         |                |   |   |  |
| 30                                                                                                        | 1 | 0     | 1          | 0      | 0               | X  | X              | X | X      | 25    |         |                |   |   |  |

Table 18-4 Parallel-load shift right/left register